# Data and Computer Communications

Tenth Edition by William Stallings

## **CHAPTER 6**

**Error Detection and Correction** 

"Redundancy is a property of languages, codes and sign systems which arises from a superfluity of rules, and which facilitates communication in spite of all the uncertainty acting against it.

Redundancy may be said to be due to an additional set of rules, whereby it becomes increasingly difficult to make an undetectable mistake."

—On Human Communication,

Colin Cherry

# **Types of Errors**

- An error occurs when a bit is altered between transmission and reception
  - Binary 1 is transmitted and binary 0 is received
  - Binary 0 is transmitted and binary 1 is received

# Single bit errors

Isolated error that alters one bit but does not affect nearby bits

Can occur in the presence of white noise

### **Burst errors**

Contiguous sequence of *B* bits in which the first and last bits and any number of intermediate bits are received in error

Can be caused by impulse noise or by fading in a mobile wireless environment

Effects of burst errors are greater at higher data rates



Figure 6.1 Burst and Single-Bit Errors

## **Error Detection**

Regardless of design you will have errors, resulting in the change of one or more bits in a transmitted frame

#### Frames

Data transmitted as one or more contiguous sequences of bits



- The probability that a frame arrives with no bit errors decreases when the probability of a single bit error increases
- > The probability that a frame arrives with no bit errors decreases with increasing frame length
  - The longer the frame, the more bits it has and the higher the probability that one of these is in error



Figure 6.2 Error Detection Process

# **Parity Check**

The simplest error detecting scheme is to append a parity bit to the end of a block of data

Even parity

Even number of 1s

• Used for synchronous transmission

transmission

transmission

transmission

➤ If any even number of bits are inverted due to error, an undetected error occurs



(d) Uncorrectable error pattern

Figure 6.3 A Two-Dimensional Even Parity Scheme

## **The Internet Checksum**

- Error detecting code used in many Internet standard protocols, including IP, TCP, and UDP
- Ones-complement operation
  - Replace 0 digits with 1 digits and 1 digits with 0 digits
- Ones-complement addition
  - The two numbers are treated as unsigned binary integers and added
  - If there is a carry out of the leftmost bit, add 1 to the sum (end-around carry)

|                               | 0001  |  |  |
|-------------------------------|-------|--|--|
| Partial sum                   | F203  |  |  |
|                               | F204  |  |  |
|                               | F204  |  |  |
| Partial sum                   | F4F5  |  |  |
|                               | 1E6F9 |  |  |
| Carry                         | E6F9  |  |  |
|                               | 1     |  |  |
|                               | E6FA  |  |  |
|                               | E6FA  |  |  |
| Partial sum                   | F6F7  |  |  |
|                               | 1DDF1 |  |  |
| Carry                         | DDF1  |  |  |
|                               | 1     |  |  |
|                               | DDF2  |  |  |
|                               | 220D  |  |  |
| Ones complement of the result |       |  |  |

|             | 0001        |  |  |
|-------------|-------------|--|--|
| Partial sum | F203        |  |  |
|             | F204        |  |  |
|             | F204        |  |  |
| Partial sum | F4F5        |  |  |
|             | 1E6F9       |  |  |
|             | E6F9        |  |  |
| Carry       | 1           |  |  |
|             | E6FA        |  |  |
|             | E6FA        |  |  |
| Partial sum | F6F7        |  |  |
|             | 1DDF1       |  |  |
| Carry       | DDF1        |  |  |
|             | 1           |  |  |
|             | DDF2        |  |  |
|             | DDF2        |  |  |
| Partial sum | <u>220D</u> |  |  |
|             | FFFF        |  |  |

(a) Checksum calculation by sender

(b) Checksum verification by receiver

Figure 6.4 Example of Internet Checksum

# Cyclic Redundancy Check

- one of most common and powerful checks
- for a block of k bits transmitter generates an n bit frame check sequence (FCS)
- transmits k+n bits which is exactly divisible by some number
- receiver divides frame by that number
  - if no remainder, assume no error
  - for math, see Stallings chapter 6

#### **CRC Process**

#### Modulo 2 arithmetic

- Uses binary addition with no carries
- An example is shown on page 218 in the textbook

#### Polynomials

- Express all values as polynomials in a dummy variable X, with binary coefficients
- Coefficients correspond to the bits in the binary number
- An example is shown on page 221 in the textbook

#### Digital logic

- Dividing circuit consisting of XOR gates and a shift register
- Shift register is a string of 1-bit storage devices
- Each device has an output line, which indicates the value currently stored, and an input line
- At discrete time instants, known as clock times, the value in the storage device is replaced by the value indicated by its input line
- The entire register is clocked simultaneously, causing a 1-bit shift along the entire register
- An example is referenced on page 223 in the textbook

## Modulo 2 Arithmetic (xor)

- > Define:
  - T = (k+n)-bit frame to be transmitted, n < k</li>
  - M = k-bit message, the first k bits of T
  - F = n-bit FCS, the last n bits of T
  - P = pattern of n+1 bits, the predetermined divisor
- We would like T/P to have no remainder
  - T =  $2^{n}M + F$
  - 2<sup>n</sup>M/P = Q + R/P, R is at least one bit less than P
  - Use R as the FCS (i.e. F), i.e. T = 2<sup>n</sup>M + R
  - Examine if T/P have no remainder?
    - $T/P = (2^nM + R)/P = Q + R/P + R/P = Q + (R+R)/P = Q$

# Modulo 2 Arithmetic (cont)

- Occurrence of errors
  - $T_r = T + E$
  - T = transmitted frame
  - E = error pattern with 1s in positions of error
  - $T_r$  = received frame
- Fail to detect an error if and only if T<sub>r</sub> is divisible by P
  - i.e. if and only if E is divisible by P

$$P(X) \rightarrow X^{6} + X^{4} + X^{2} + 1 / X^{14} \qquad X^{12} \qquad X^{8} + X^{7} + \qquad X^{5} \qquad \leftarrow X^{5}D(X)$$

$$\frac{X^{14} + X^{13} + \qquad X^{11} + \qquad X^{9}}{X^{13} + X^{12} + X^{11} + \qquad X^{9} + X^{8}}$$

$$\frac{X^{13} + X^{12} + \qquad X^{10} + \qquad X^{8}}{X^{11} + X^{10} + \qquad X^{9} + \qquad X^{7}}$$

$$\frac{X^{11} + X^{10} + \qquad X^{8} + \qquad X^{6}}{X^{9} + X^{8} + X^{7} + \qquad X^{6} + \qquad X^{4}}$$

$$\frac{X^{9} + X^{8} + \qquad X^{6} + \qquad X^{4}}{X^{7} + \qquad X^{5} + \qquad X^{4}}$$

$$\frac{X^{7} + X^{5} + X^{4}}{X^{6} + X^{5} + \qquad X^{2}}$$

$$\frac{X^{6} + X^{5} + \qquad X^{2}}{X^{6} + X^{5} + \qquad X^{2}}$$

$$\frac{X^{6} + X^{5} + \qquad X^{3} + \qquad X}{X^{3} + X^{2} + X} \leftarrow R(X)$$

Figure 6.5 Example of Polynomial Division



|         | $C_4$ | $C_3$ | $C_2$ | $C_1$ | $C_0$ | $C_4 \approx C_3 \approx I$ | $C_4 \approx C_1 \approx I$ | $C_4 \approx I$ | I = input  |            |
|---------|-------|-------|-------|-------|-------|-----------------------------|-----------------------------|-----------------|------------|------------|
| Initial | 0     | 0     | 0     | 0     | 0     | 1                           | 1                           | 1               | 1          |            |
| Step 1  | 1     | 0     | 1     | 0     | 1     | 1                           | 1                           | 1               | 0          |            |
| Step 2  | 1     | 1     | 1     | 1     | 1     | 1                           | 1                           | 0               | 1          |            |
| Step 3  | 1     | 1     | 1     | 1     | 0     | 0                           | 0                           | 1               | 0          |            |
| Step 4  | 0     | 1     | 0     | 0     | 1     | 1                           | 0                           | 0               | 0          | Message to |
| Step 5  | 1     | 0     | 0     | 1     | 0     | 1                           | 0                           | 1               | 0          | be sent    |
| Step 6  | 1     | 0     | 0     | 0     | 1     | 0                           | 0                           | 0               | 1          |            |
| Step 7  | 0     | 0     | 0     | 1     | 0     | 1                           | 0                           | 1               | 1          |            |
| Step 8  | 1     | 0     | 0     | 0     | 1     | 1                           | 1                           | 1               | 0          |            |
| Step 9  | 1     | 0     | 1     | 1     | 1     | 0                           | 1                           | 0               | 1 <b>)</b> |            |
| Step 10 | 0     | 1     | 1     | 1     | 0     |                             |                             |                 |            |            |

(b) Example with input of 1010001101

Figure 6.6 Circuit with Shift Registers for Dividing by the Polynomial  $X^5 + X^4 + X^2 + 1$ 



Figure 6.7 General CRC Architecture to Implement Divisor  $(1 + A_1X + A_2X^2 + ... + A_{n-k-1}X^{n-k-1} + X^{n-k})$ 

## **Forward Error Correction**

- Correction of detected errors usually requires data blocks to be retransmitted
- Not appropriate for wireless applications:
  - The bit error rate (BER) on a wireless link can be quite high, which would result in a large number of retransmissions
  - Propagation delay is very long compared to the transmission time of a single frame
- Need to correct errors on basis of bits received

#### Codeword

 On the transmission end each k-bit block of data is mapped into an n-bit block (n > k) using a forward error correction (FEC) encoder



Figure 6.8 Error Correction Process

# **Block Code Principles**

- Hamming distance
  - $d(v_1, v_2)$  between two n—bit binary sequences  $v_1$  and  $v_2$  is the number of bits in which  $v_1$  and  $v_2$  disagree
  - See example on page 227 in the textbook
- Redundancy of the code
  - The ratio of redundant bits to data bits (n-k)/k
- Code rate
  - The ratio of data bits to total bits k/n
  - Is a measure of how much additional bandwidth is required to carry data at the same data rate as without the code
  - See example on page 229 in the textbook



Figure 6.9 How Coding Improves System Performance

# Summary

- Types of errors
- Error detection
- Parity check
  - Parity bit
  - Two-dimensional parity check

- Internet checksum
- Cyclic redundancy check
  - Modulo 2 arithmetic
  - Polynomials
  - Digital logic
- Forward error correction
  - Block code principles